Journal of Zhejiang University SCIENCE A ISSN 1673-565X (Print); ISSN 1862-1775 (Online) www.zju.edu.cn/jzus; www.springerlink.com E-mail: jzus@zju.edu.cn



# Gradual refinement for application-specific MPSoC design from Simulink model to RTL implementation<sup>#</sup>

Kai HUANG<sup>†1</sup>, Xiao-lang YAN<sup>1</sup>, Sang-il HAN<sup>2</sup>, Soo-ik CHAE<sup>2</sup>, Ahmed A. JERRAYA<sup>3</sup>, Katalin POPOVICI<sup>4</sup>, Xavier GUERIN<sup>4</sup>, Lisane BRISOLARA<sup>5</sup>, Luigi CARRO<sup>5</sup>

(<sup>1</sup>Institute of VLSI Design, Zhejiang University, Hangzhou 310027, China)
(<sup>2</sup>System Design Group, Seoul National University, Seoul 151-744, Korea)
(<sup>3</sup>CEA-LETI, Grenoble 38054, France)
(<sup>4</sup>SLS Group, TIMA Laboratory, Grenoble 38031, France)

(<sup>5</sup>Informatics Institute, Federal University of Rio Grande do Sul, Porto Alegre 15064, Brazil)

†E-mail: huangk@vlsi.zju.edu.cn

Received Jan. 28, 2008; Revision accepted July 30, 2008; Crosschecked Oct. 28, 2008

**Abstract:** The application-specific multiprocessor system-on-chip (MPSoC) architecture is becoming an attractive solution to deal with increasingly complex embedded applications, which require both high performance and flexible programmability. As an effective method for MPSoC development, we present a gradual refinement flow starting from a high-level Simulink model to a synthesizable and executable hardware and software specification. The proposed methodology consists of five different abstract levels: Simulink combined algorithm and architecture model (CAAM), virtual architecture (VA), transactional accurate architecture (TA), virtual prototype (VP) and field-programmable gate array (FPGA) emulation. Experimental results of Motion-JPEG and H.264 show that the proposed gradual refinement flow can generate various MPSoC architectures from an original Simulink model, allowing processor, communication and tasks design space exploration.

**Key words:** Multiprocessor system-on-chip (MPSoC) design, Refinement, Simulink, SystemC, Motion-JPEG, H.264 **doi:**10.1631/jzus.A0820085 **Document code:** A **CLC number:** TN402; TP36

#### INTRODUCTION

With the increasing demand for complex embedded applications, heterogeneous multithreaded multiprocessor system-on-chip (MPSoC) architectures are becoming attractive solutions, because of their high computation power and flexible programmability (Jerraya *et al.*, 2005). MPSoC hardware architectures may be represented, without loss of generality, as a set of processing nodes or components which interact via a communication network (Jerraya *et al.*, 2006). As shown by (a) in Fig.1, processing nodes may be either hardware or software. Software

ware components, and specific I/O controls. As more

nodes are those programmable sub-systems with one

or several processors. The heterogeneity of processors implies the need for multiple software stacks that may require different computation and communication performances. The MPSoC software stack is organized by three layers: application software, hardware dependent software (HdS), and hardware abstraction layer (HAL) (Jerraya *et al.*, 2006), as shown by (b) in Fig.1. The application software may be a multithreaded description of the application, which makes use of high-level primitives (HdS API) to abstract the underlying platform. The HdS consists of a thread library and a specific I/O communication library. The HAL is responsible for architecture-specific services (HAL API), such as context switching, interrupt service routines, specific hard-

<sup>&</sup>lt;sup>#</sup> Expanded based on "Simulink-based MPSoC Design Flow: Case Study for Motion-JPEG and H.264" by Kai Huang, Sang-il Han, *et al.*, which appeared in the Proceedings of the 2007 Design Automation Conference (DAC 2007)



Fig.1 MPSoC design from application to RTL implementation

processors and hardware components are integrated, designing and programming these complex multiprocessor architectures has become a major challenge.

In a pure top-down design process as shown in Fig.1, application specification is the starting point for the design process, and the mapping of an algorithm to an architecture is an essential step from conception to implementation (Keutzer et al., 2000). In conventional design approaches, hardware and software are usually considered separately, and their integration is done only when the hardware is fully defined (e.g., after RTL implementation). The lack of early coordination between hardware and software designs can cause unacceptable delay and cost overheads at the system level. Therefore, design and verification of hardware and software should be performed concurrently at all abstraction levels of the design flow, in order to reduce design time for complex multiprocessor systems (Jerraya and Wolf, 2005). Furthermore, starting at the application level, there is a need for programming models and communication APIs that allow applications to be easily re-configured for many different possible architectures without tedious rewriting, while at the same time ensuring efficient production code (Grant, 2006).

This paper focuses on a gradual hardware and software refinement flow for application-specific MPSoC, which starts from a Simulink algorithm model and has an RTL implementation as a result. It provides concurrent hardware/software design and

verification at five different abstraction levels: Simulink combined algorithm and architecture model (CAAM) for high-level algorithm and architecture specification, virtual architecture (VA) model for early development and validation of the multithreaded application software, transactional accurate architecture (TA) model for fast verification of hardware architecture and operating system (OS) library, virtual prototype (VP) model for accurate system verification and performance estimation, and RTL model for field-programmable gate array (FPGA) emulation and implementation. Using these programming models, which cover abstract specification to detailed low-level implementation, one can gradually refine the hardware/software interface and efficiently validate function and performance of the targeted MPSoC hardware and software architecture. The experimental results using a Motion-JPEG decoder and an H.264 baseline decoder show the feasibility and efficiency of the proposed methodology, the specific MPSoC refinement flow, in both the functional and the physical dimensions.

The rest of the paper is organized as follows. Section 2 discusses the related work about MPSoC design. Section 3 presents the gradual flow of hardware and software refinement for MPSoC design from Simulink model to RTL implementation. Section 4 shows the experimental results covering Motion-JPEG and H.264 decoders using the proposed MPSoC refinement flow. Finally, Section 5 concludes the paper and discusses future work.

#### RELATED WORK

Nowadays, Simulink (Mathworks, Inc.) has been widely adopted as the prevailing environment for modeling and simulation of complex systems at the algorithm level of abstraction. There are several tools to map Simulink models into hardware or software designs. For example, dSpace (dSpace, Inc.) provides an automatic software generator, targeted to a specific architecture, which consists of several commercial off-the-shelf (COTS) processor boards, and generates software code for a multiprocessor system from a specific Simulink model. In (Reynari et al., 2001) a design flow for data-dominated embedded systems is proposed, which uses Simulink environment for functional specification and analysis of timing and power dissipation. This approach mainly focuses on an IP-based design with a single processor. System Generator for DSP (Xilinx, Inc.) and DSP Builder (Altera, Inc.) are high-level tools for designing multiprocessor systems with hardware logics targeted to FPGAs from Simulink. Using a similar method, Ou and Prasanna (2005) proposed a design space exploration technique for configurable multiprocessor platforms. However, these tools mostly focus on generating either software or hardware, but not both.

Recently, SystemC has become a preferred hardware-software co-design language, because it enables one to specify and simulate both software and hardware within a wide range of abstraction levels. ROSES (Cesario et al., 2002) and ConvergenSC (Coware, Inc.) tools have proposed the automatic generation of the software and hardware of an MPSoC from its SystemC transaction-level model. However, since a SystemC model is still oriented towards hardware designers, it is not suitable for specifying complex systems at the algorithm level. We propose a gradual refinement from an application algorithm using Simulink to several high-level abstraction models with SystemC. A Simulink-SystemC joint design flow can improve the efficiency for early software/hardware architecture co-design.

Ptolemy (Ptolemy Project, 2006, http://ptolemy.eecs.berkeley.edu), Metropolis (Balarin *et al.*, 2003), Artemis (Pimentel *et al.*, 2001) and SpecC (Gajski *et al.*, 2000) are high-level design frameworks for system-level specification, simulation, analysis and synthesis. Ptolemy is a well-known development

environment for high-level system specification and simulation that supports multiple models of computation (e.g., SDF, BDF, FSM, etc.). Metropolis enables the representation of design constraints in the system model. The meta-model serves as input for all the tools built in Metropolis. The meta-model files are parsed and turned into an abstract syntax tree (AST) by the Metropolis front-end. Tools are written as back-ends that operate on the AST, and either output results or modify the meta-model code (www. gigascale.org/metropolis/tods.html). Artemis provides a high-level modeling and simulation environment to automatically refine hardware/software from a coarse-grain Kahn process network (KPN) (Kahn and MacQueen, 1977). This environment supports a subset of Matlab for the application description, and Pearl or SystemC for the architecture description, at the same time providing a fast simulation method based on computation and communication events generated from an application model. The SpecC methodology follows a top-down approach, which uses the SpecC language as a high-level abstract specification of the intended system, and refines it down to a cycle-accurate implementation at the RTL level. The software code with real-time OS IP is not developed until the hardware architecture design is completed at the back-end stage. Koski (Kangas et al., 2006) was proposed as a UML-based MPSoC design flow that provides an automated path from UML design entry to FPGA prototyping, including functional verification and automated architecture exploration. However, most of these tools design hardware and software separately. On the contrary, the flow proposed here uses one mixed model to describe hardware and software orthogonally. Both the hardware architecture and the multithreaded software code can be gradually refined from this mixed model to different abstraction level models. Moreover, some problems of complex MPSoC hardware and software co-design can also be found in the early design stage, which greatly promotes design efficiency.

# GRADUAL REFINEMENT FOR MPSOC DESIGNS

As shown in Fig.2, the gradual refinement from application to circuit implementation follows the



Fig.2 Design refinement from application codes to low-level implementation

system-level design methodology presented in (Keutzer et al., 2000). Starting with a Simulink application model (step 1), we develop a Simulink application model from a target application specification. Then the Simulink application model is transformed to a Simulink CAAM, a unified model, which combines the architecture model (i.e., processing units available in a chosen platform) into the application model (i.e., multiple threads executed on the processing units) in step 2. In the CAAM, the application threads are isolated by using explicit communication primitives/units that can be used for intra- or inter-subsystems. A parser then translates Simulink CAAM into Colif CAAM, an XML-based intermediate representation (Cesario et al., 2001). After that, the hardware architecture generator (step 3) generates models for the multiprocessor hardware architecture, which is composed of CPU subsystems, a memory subsystem, and a communication network among them, at different abstraction levels (VA, TA, VP, and RTL). On the other side, the multithreaded code generator (step 4) generates a multithreaded code and a main code that is responsible for creating threads

and initializing communication channels through HdS primitives. Finally, the design is refined into an application-specific integrated circuit (ASIC) implementation in step 5 or an FPGA implementation in step 6. All these steps are further detailed as follows.

# Simulink model of an application

The functional modeling as provided by Simulink can expose deep pipelines and parallelism of the application. Moreover, it can also maximize reuse of the limited resource and facilitate data parsing and manipulation for the automatic generation of software and hardware components. Following our refinement flow, it is necessary to translate the application codes into a functional Simulink model.

The Simulink functional modeling method is based on the abstract clock synchronous model (ACSM) (Han *et al.*, 2006a), which is a model where one can easily express conditions, by allowing absent events and parallelism and pipeline by partially ordered intra- and inter-dependencies. Simulink can provide a sufficient simulation and modeling environment of discrete-time systems for ACSM. ACSM

involves three basic components: block, delay and arc, which correspond to block, discrete delay and connecting line in Simulink, respectively. Two subsystems of ACSM, IAS and FIS, can be used as if-action subsystem and for-iterator subsystem in Simulink.

Fig.3 shows an example of modeling an application with ACSM in Simulink. The specific application code (C/C++) can be refined to be composed of some modular functions. Then each function can be translated to a user-defined Simulink block, such as an S-function or a pre-defined Simulink block for special operations. After that, a Simulink algorithm model is built by integrating the S-functions and pre-defined blocks. The Simulink model consists of Simulink blocks, Simulink links and Simulink subsystems (e.g., IAS and FIS). As shown in Fig.3a, the if-else C codes in application can be translated to an IAS.

Usually, Simulink models describe applications without any hardware or software information. However, architecture designers can add hardware and software configurations into this model, building a mixed model as proposed in (Bouchhima *et al.*, 2005).

#### Mixed hardware and software models

The concept of mixed hardware and software architecture allows modeling of a multithreaded

heterogeneous MPSoC at several abstraction levels, independent of the description language used by the designer. We are considering five abstraction levels: (1) CAAM, (2) VA, (3) TA, (4) VP, and (5) RTL.

# 1. Combined algorithm and architecture model

As shown in Fig.3, a Simulink model and a hardware architecture template can be combined into a mixed model, where each software thread is mapped into a processor subsystem. This mixed hardwaresoftware model can be represented by abstracting the processor nodes and communication topology. The CPUs are substituted by software subsystems, while communication is described using an abstract communication platform. The result is a mixed hardwaresoftware architecture model at the highest abstract level representation, called CAAM. A Simulink CAAM can be easily built by the Simulink graphical user interface (GUI). Based on the Simulink application model, the designer can manually partition the tasks and group them into different subsystems. Presently, this work is heavily dependent on the designers' experience. A subsystem may involve one or several Simulink blocks for supporting fine- or coarse-grained task partitioning. According to design feedback from the simulation at different abstraction levels, the architecture of the CAAM model can be modified again and again until the design requirement is satisfied.



Fig.3 Simulink modeling and mapping example
(a) Simulink modeling; (b) Mapping Simulink algorithm to architecture

In the proposed design flow, we specify a CAAM with three layered hierarchical Simulink models, as shown in Fig.4. The first layer describes a system architecture that contains CPU subsystems and inter-subsystem communication channels (Inter-SS COMM). The second layer describes a CPU subsystem architecture that contains software threads and intra-subsystem communication channels (Intra-SS COMM). The third layer describes a software thread that contains Simulink blocks and links.



Fig.4 Simulink CAAM example

Colif is an XML-based meta-model proposed in (Cesario et al., 2001), which provides well-defined data structures and APIs for easy data manipulation during refinement. Colif can represent a general system composed of three entities: modules, channels and ports. As shown in Fig.5, a Simulink model has a one-to-one correspondence with Colif, i.e., Simulink block to module, Simulink link to channel, and Simulink port to ports. Besides the CAAM format translation, the Simulink parser translates a Simulink port connected to an Inter-SS COMM or Intra-SS COMM to send or receive a block, according to the direction of the port. These send and receive blocks are scheduled together with the other blocks and refined to communication calls by the multithreaded code generator.

Based on Colif CAAM, the hardware architecture generator and the multithreaded code generator can separately generate the hardware platform model and multithreaded code for different abstraction models.



(1)(2)(3) Intra-SS communication channels
IAS: if-action subsystem SS: subsystem

Fig.5 CPU1 subsystem example of Colif CAAM

#### 2. Virtual architecture model

As shown in Fig.6, the VA model is composed of some abstract CPU subsystems communicating with each other via abstract communication channels. The abstract CPU subsystem provides software threads with high-level primitives (HdS API, e.g., function send\_data or recv\_data used in T2 codes) for thread and communication management. The thread codes are required to use only the primitives provided by the VA model, so that threads are directly linked with the VA model. In this level a main code is not necessary because the threads and channels are created and handled implicitly by a VA model. It is assumed that an OS library is not yet designed or selected in the VA. Thus, the VA abstraction level, in which software threads are designed, enables one to develop and verify the multithreaded application software at an early design stage.

#### 3. Transaction accurate architecture model

The TA model shown in Fig.6 includes CPU subsystems, each of which is composed of an abstract CPU, a programmable interrupt controller (PIC), a mailbox, a timer, a network interface (NI) and local memories. The PIC is used to manage external interrupts generated from the mailbox, the timer and other peripherals. The mailbox works for data synchronization among the CPU subsystems. The timer is an essential function of an OS. The NI converts global addresses into local addresses to allow remote access from other CPU subsystems. Different CPU subsystems are connected with the global memory subsystem through Inter-SS COMM. Software stack in TA consists of application threads and an OS library. The abstract CPU provides the OS library with low-level primitives (HAL API) and bus functional model (BFM) functions for context switching, interrupt handlings, communication I/O controls and memory access. The main purpose of TA is the



**Fig.6** Hardware and software refinement for VA, TA and VP (a) Hardware architecture refinement; (b) Software multithreaded code refinement

debugging of an OS, especially developing and debugging device drivers of hardware components. The software stack is directly executed on the simulation host, and thus it can accelerate the mixed hardware-software simulation.

For transaction accurate simulation, a software binary executable is built on the simulation host by linking the thread codes and a main code with an HdS library for an abstract CPU. The HdS library includes thread and communication libraries, which are independent of the target CPU, but it does not include an HAL. In hardware, except for the CPU, all other components are refined to cycle-accurate models in SystemC, making use of a BFM for the processors, and an IPC unix layer for communication between hardware and software.

## 4. Virtual prototype model

VP is a cycle-accurate SystemC model refined from a TA model. As shown in Fig.6, some processors in the VP platform are refined to an instruction set simulator (ISS) instead of an abstract CPU in the TA level. The software code consisting of application threads, an OS library and an HAL is executed on the target processor ISS. A software binary executable is built on the target processor ISS by linking the code with an appropriate HdS library for the target

processor. The software binaries are loaded and executed by the ISS. Based on the TA model, the abstract CPU is refined to an ISS. Finally, the executable architecture model loads the software binary code and simulates the entire system. The main purpose of VP is to allow cycle-accurate simulation and fine-grained design space exploration and verification of the software stack, which can be executed directly on the real processor.

# 5. RTL model

After VP modeling, the software stack has already been completely designed. However, the hardware platform still needs more refinement to reach the Verilog RTL level. The RTL model of the target MPSoC design contains some hard IP (e.g., PLL, RAM, and PAD) for a specific silicon process (e.g., TSMC, SMIC, and others).

#### **Tools for code generation**

#### 1. Multithreaded code generator

The executable code generated for a CPU subsystem is composed of the threads allocated into the CPU, a main code and other HdS binary codes. Fig.7 illustrates thread code generation and the software refinement process from a Colif CAAM to three high-level abstraction models. The multithreaded



Fig.7 Multithreaded and hardware generation for different abstraction-level models

code generator generates a multithreaded C code and HdS codes for three different abstraction level models. Each thread code consists of a memory declaration for local/global variables and the behavior specification, which is generated for user-defined blocks (Simulink S-function), communication blocks (send and receive functions) and pre-defined blocks (e.g., mathematical blocks and logical blocks). The C code generated for each thread also implies a static scheduling of the Simulink blocks based on data dependency.

The software library consists of two parts: thread and HdS. The thread library is composed of the C/C++ codes for sub-functions of different applications. The HdS library is responsible for providing architecture-specific services such as scheduling of application threads, communication inter- and intra-CPU subsystems, external communication, hardware resources management and control. This library also includes HdS APIs, an OS, communication software, and an HAL. Communication primitives such as send and receive are defined in the HdS API for the communication between different threads, which can be in the same CPU or in different CPUs. The arguments of the communication primitives involve channel data structure addresses, allocated memory address and data transfer size. The OS is basically composed of a thread scheduler and an interrupt service routine (ISR). During multithreaded codes generation, some methods are used for optimizing memory usage (Han et al., 2006b).

#### 2. Hardware architecture generator

The global flow of the hardware architecture generator is depicted in Fig.7. First, the hardware architecture generator produces a set of subsystem architecture codes, each refined from a CPU subsystem described in the Colif CAAM. The hardware architecture generator also produces a system architecture code that instantiates all CPU subsystems and a communication network between them. These two codes are linked with component codes from the architecture library for the executable codes in the host computer.

The hardware library contains computation subsystems and communication channels. The computation subsystem library is composed of CPUs of different types (CKCore, ARM7 and Xtensa Processor), local memories, PIC, timer, mailbox and other peripherals. It can provide sufficient hardware SystemC models and their RTL codes for both high-level modeling and low-level implementation. Four kinds of communication mechanisms are provided in the library, i.e., Global FIFO (GFIFO), hardware FIFO (HWFIFO), DMS (Han et al., 2004) and software FIFO (SWFIFO). With GFIFO, a CPU subsystem can transfer data to another CPU subsystem through a mailbox using a shared global memory for data synchronization between different processors. HWFIFO can be used as a hardware channel between two CPU subsystems to speed up communication. Compared with GFIFO, HWFIFO is more suitable for real-time demands because of short data transfer latency. SWFIFO works as a communication channel between the threads in the same CPU subsystem, using the local memory as a buffer to transfer data from one thread to another.

To improve design efficiency and avoid unnecessary man-made mistakes, an SoC RTL integrator in the hardware architecture generator is used to automatically generate RTL code from high-level Colif CAAM XML and user configuration of detailed

implementation constraints. Some mature IPs or even some subsystem templates in the library of this tool are used to speed up RTL design. During the automatic generation, a tool named VPerl (Yan *et al.*, 2004) plays a key role in enhancing the reusability of an intellectual property model, and facilitates porting design for different platforms. VPerl can search the sub-modules automatically through external environment setting, instantiate them, and connect ports intelligently in a generated Verilog file. A simple example of a system top file written by VPerl is shown in Fig.8. According to macro definition configuration in file "environment.h", this system top VPerl file will be translated into a Verilog file for one



Fig.8 An example of system top file written by VPerl

CPU subsystem or two CPU subsystems. Similarly, both cpu1\_subsystem and cpu2\_subsystem can be configured for different architectures (e.g., different processor types).

As shown in Fig.9a, the configuration parser can read both Colif CAAM XML and chip configuration information from the users. Then it analyzes the internal information about target architecture and sends the required IPs and their interconnecting information to IP integration and a platform generator. The IP integration works on the RTL/hard IP library, which consists of some templates for the top module of the system and subsystem, IP RTL codes and some hard IPs for a specific process. According to the inputting information about the target chip, it can select appropriate IPs and integrate them into a system. On the other hand, the platform generator can also create corresponding test cases for each selected IP and their interconnection. Meanwhile some necessary tools and scripts will also be generated for automatic regression verification of target system RTL codes.

# 3. FPGA implementation

FPGA emulation provides a strong and exact verification for target design in both function and performance. It also gives the designers more confidence about the hardware physical feasibility of generated RTL codes. Before FPGA implementation, some hard IPs of the ASIC process should be replaced with those of FPGA technology. For example, while porting the design to a Xilinx FPGA, one should use the digital clock manager (DCM) block to perform the



Fig.9 RTL platform generation (a) and FPGA implementation (b)

same functions as PLL in ASIC design. As shown in Fig.9, the PAD, on-chip SRAM and PLL in system RTL codes have been changed to Xilinx IO PAD, block RAM and DCM, respectively. VPerl can effectively complete this task. Then this new FPGA-version RTL code can be compiled into gate-level Netlist by Synplicity Synplicity (Synplicity, Inc.). The user constraint file (UCF) generated from user FPGA emulation information provides a constraint for timing, PAD allocation and other issues related to the synthesis. After that, both Netlist and UCF can be processed by Xilinx ISE (Xilinx, Inc.) to produce a program file bitstream to the FPGA implementation.

#### **EXPERIMENTAL RESULTS**

In our experiment, both Motion-JPEG and H.264 decoders were used as a case study to show the hardware/software interface refinement and verify the feasibility of our design flow. Compared with the Motion-JPEG decoder, the H.264 baseline decoder is more complex and has more opportunities for optimization in both hardware and software. While the first case study showed the design space exploration at processor level in our design flow (Huang *et al.*, 2007), we were interested in analyzing the effect of different task partitioning strategies with the H.264 decoder.

Three different kinds of processors were used: ARM7 (ARM, Inc.), CKCore (C-SKY, Inc.) and Xtensa (Tensilica, Inc.) processors. The Xtensa modeling protocol (XTMP) simulator was generated with the following configuration: a 32-bit multiplier, a 16-bit MAC and no instruction/data cache. GFIFO and DMS communication mechanisms were used for inter-subsystem communication. The simulation for Motion-JPEG and for H.264 covers the decoding of a 10-frame QVGA (320×240) JPEG stream and a 30-frame QCIF (176×144) H.264 stream, respectively.

### Simulink modeling result and CAAM example

The Simulink functional model of the Motion-JPEG decoder is composed of 7 S-functions, (Simulink), 7 delays, 26 links, and 4 IASs (if-action subsystems). The Simulink functional model of the H.264 baseline decoder consists of 83 S-functions, 24 delays, 286 data links, 43 if-action subsystems, 5 for-iteration subsystems and 101 pre-defined Simu-

link blocks. The whole H.264 decoding flow is an iteration of a 16×16 macroblock process, which starts from a global control thread and completes after deblocking for luminance and chroma.

Fig.10 illustrates the Simulink CAAM of the Motion-JPEG decoder built from its functional model. CPU1 subsystem performs the function as control and variable length decoding (VLD). The inverse discrete cosine transform (IDCT) is divided into two parts: IDCTa and IDCTb, which are performed in CPU2 and CPU3, respectively. In CPU1 subsystem, there are two threads, one for control and the other for VLD, connected by SWFIFO mechanisms. GFIFO mechanisms are used as communication between the three CPU subsystems.



Fig.10 Simulink CAAM model for Motion-JPEG decoder
(a) CAAM; (b) CPU subsystem; (c) Thread subsystem

#### Software and hardware refinement

Fig.11 presents detailed information about the four-threaded software of the H.264 decoder for CKCore. This software was divided into three parts: thread code, HdS library, and H264 software library. At VA level, four-threaded software was generated: T1 for global control and macroblock (MB) VLD, T2 for chroma decoding (temporal/spatial compensation, IQ/IT and deblock filter), T3 for luminance deblock filter, and T4 for luminance temporal/spatial compensation and IQ/IT. T4 is the most complex of them, as shown in Fig.11a. The HdS library was generated in two steps: the corresponding OS and communication library software of HdS was generated at the TA level, and the HAL software was generated at the VP level. Results of the whole HdS library are presented in Fig.11b. The third part, H.264 library, has about 124 KB of code size and 307 KB BSS size, as shown in Fig.11c. The size of the communication buffers between the four threads is presented in Fig.11d. This information can be useful to optimize communication performance.

Meanwhile, hardware for each thread was also refined from Simulink CAAM. The SystemC codes for high-level abstraction modeling for VA, TA and VP were gradually refined. Fig.12a shows the simulation time for the Motion-JPEG decoder using three ARM cores with the RTW (real-time workshop) and at four abstraction levels. The simulation time of RTW results in 0.16 s, which is the shortest achievable time, because the RTW result was a sequential program on the host machine, while the simulation time for Simulink CAAM, VA, TA, and VP is 6, 1.8, 29, and 812 s, respectively. This result shows that the architecture models at different abstraction levels provide trade-off alternatives between simulation time and architecture detail.

#### **Results of high-level simulation**

The VP simulation gave us the performance result of total execution cycles for different MPSoC architectures. As shown in Fig.12b, VP used both ARM and Xtensa processors for three-processor architecture in the Motion-JPEG decoding experiment. The 1ARM7 architecture takes 218 million cycles while the 3ARM7 architecture reaches almost double that speed. Furthermore, the performance of the 3XT architecture increases by a factor of almost 4. This result shows the kind of effective design space exploration that can be easily performed within the proposed environment. Fig.12f shows the performance result of the H.264 decoder using a different number of CKCores. Compared with a single processor, the performance of the four-processor architecture is substantially improved, by a factor of more than 2.

To analyze these cases in more details, we divided all processor operations into three classes, as different functions: Computation (Comp), Communication (Com) and Idle. The operations of computation and some memory accesses are classified as the computation class. The communication class represents the operations for inter- and intra-thread communication. Except for Comp and Com, the remainder of the operations, which consist of thread switch and are waiting for synchronization, are classified as idle.

With this classification, we analyzed the performance of Motion-JPEG and H.264 decoders for different MPSoC architectures, and the results are illustrated in Figs.12c~12e and 12g~12i. In the Motion-JPEG experiment (Figs.12c~12e), the computation load of the 3XT architecture seems more balanced than that of the 1ARM2XT architecture (1 ARM and 2 XTensa processors). From the above



Fig.11 Software details of multithreaded H.264 decoder

(a) H.264 four-threaded software; (b) HdS library; (c) H.264 software library; (d) Communication buffer size between four threads



Fig.12 Simulation results of Motion-JPEG and H.264 decoders

(a) Motion-JPEG simulation time (s); (b) Motion-JPEG GFIFO performance (MHz); (c) JPEG\_GFIFO\_1ARM2XT (%); (d) JPEG\_GFIFO\_3XT (%); (e) JPEG\_DMS\_3XT (%); (f) H.264 GFIFO performance (P: CKCore) (MHz); (g) H.264\_GFIFO\_2CK (%); (h) H.264\_GFIFO\_3CK (%); (i) H.264\_GFIFO\_4CK (%); (j) H.264 FPGA emulation (MHz)

results and analysis, one can easily optimize the task distribution for each individual processor, to guarantee a certain slack for future expansion, or to manage the power supply or working frequency for each processor. Fig.12e shows that the communication load of each processor is reduced by using DMS. In the H.264 experiment (Figs.12g~12i), the task partitioning strategy for architecture exploration can reduce the heaviest computation load. The P2 in Fig.12g was partitioned into P2 and P3 in Fig.12h. The P1 in Fig.12h was partitioned into P1 and P2 in Fig.12i. Performance results of the three different task-partitioning strategies used in this experiment are presented in Fig.12f. From these results we can easily find that P4 is the best tradeoff between performance and area.

#### Low-level implementation

The performance of four-CKCore architecture FPGA emulation for the H.264 decoder with different

cache sizes is shown in Fig.12j. The FPGA development board used in this experiment is ADS-XLX-V4LX-DEV160 (AVNET, Inc.), which provides Virtex-4 XC4VLX160-FF15 FPGA chip and DDR SDRAM as external memory for video data storage. Performance results were measured using timers. We can find that the result of the VP simulation is not too far from that of FPGA emulation (about 8% error), which shows that the VP can be a useful strategy for early evaluation of partition solutions.

To verify its physical feasibility, we have also implemented four-CKCore architecture into this chip, as shown in Fig.13. Table 1 lists the parameters of this architecture. This multiprocessor prototype chip is composed of four CKCore series processors with 8 KB instruction/data cache. The chip also involves 256 KB of on-chip SRAM, a four-channel DMA controller, power management and external bus interface to extend external functions. The processor in this chip can run at 240 MHz in the worst case and the

total chip size is about 24.5 mm<sup>2</sup>. This MPSoC can provide 20 and 30 frames/s H.264 QCIF decoding using two and four processors, respectively.



Fig.13 Four-CKCore prototype chip

Table 1 Details of the four-CKCore prototype chip in Fig.13

| _ rig.13                    |                                      |
|-----------------------------|--------------------------------------|
| Parameter                   | Value                                |
| Technology                  | SMIC 0.13 μm                         |
| Frequency in the worst case | 240 MHz (Processor)                  |
|                             | 120 MHz (Bus)                        |
| Area                        | 24.413 mm <sup>2</sup>               |
| Number of PADs              | 208                                  |
| CKCore                      |                                      |
| CK510                       | 8k I\$/8k D\$, 1.998 mm <sup>2</sup> |
| CK520                       | 8k I\$/8k D\$, 2.100 mm <sup>2</sup> |
| CK560                       | 8k I\$/8k D\$, 2.250 mm <sup>2</sup> |
| CK510E                      | 8k I\$/8k D\$, 2.226 mm <sup>2</sup> |
| On-chip memory              | 256 KB (totally 8 banks,             |
|                             | 1.470 mm <sup>2</sup> /bank)         |

#### **CONCLUSION**

A seamless refinement from a Simulink application model to chip implementation was proposed for concurrent hardware-software design and verification. In algorithm and architecture level, we presented the Simulink CAAM, which combines the application algorithm and hardware architecture in a single model. For high-level simulation, three different abstraction level models, VA, TA and VP, were gradually refined into hardware and software from the Simulink CAAM model. Moreover, the VP was further refined into RTL code for FPGA emulation and chip implementation. We conducted experiments using a Motion-JPEG and an H.264 decoder to show

the feasibility and efficiency of the proposed gradual refinement MPSoC design flow. Therefore, we showed that the estimated performance of the target architecture could be used in task partitioning to achieve a better overall performance of a given architecture.

In the future, fast and efficient parallel task partitioning methods will be investigated and developed based on our current work, which is expected to extremely improve the efficiency of the mapping step from the Simulink model to the Simulink CAAM. An effective and systematic performance estimation method is also our future work.

#### **ACKNOWLEDGEMENT**

We would like to thank Jiong Feng and Fengyi Lin with C-SKY Microsystems for helping us with the FPGA emulation, Xian'e He with C-SKY Microsystems and Dick Liu with Synopsys for the chip back-end design.

### References

Balarin, F., Watanabe, Y., Hsieh, H., Lavagno, L., Passerone, C., Sangiovanni-Vincentelli, A., 2003. Metropolis: an integrated electronic system design environment. *IEEE Computer*, 36(4):45-52. [doi:10.1109/MC.2003.1193228]

Bouchhima, A., Chen, X., Frédéric, P., Wander, C., Jerraya, A., 2005. A Unified HW/SW Interface Model to Remove Discontinuities Between HW and SW Design. Proc. EMSOFT, p.18-22. [doi:10.1145/1146909.1146981]

Cesario, W.O., Nicolescu, G., Gauthier, L., Lyonnard, D., Jerraya, A.A., 2001. Colif: a design representation for application-specific multiprocessor SoC. *IEEE Design Test Comput.*, **18**(5):18-20. [doi:10.1109/54.953268]

Cesario, W.O., Lyonnard, D., Nicolescu, G., Paviot, Y., Yoo, S.J., Jerraya, A.A., Gauthier, L., Diaz-Nava, M., 2002. Multiprocessor SoC platforms: a component-based design approach. *IEEE Des. Test Comput.*, **19**(6):52-63. [doi:10.1109/MDT.2002.1047744]

Gajski, D.D., Zhu, J.W., Dömer, R., Gerstlauer, A., Zhao, S.Q., 2000. SpecC: Specification Language and Methodology. Kluwer Academic Publishers, Boston.

Grant, M., 2006. Overview of the MPSoC Design Challenge. Proc. Design Automation Conf., p.274-279. [doi:10.1145/1146909.1146980]

Han, S.I., Baghdadi, A., Bonaciu, M., Chae, S.I., Jerraya, A.A., 2004. An Efficient Scalable and Flexible Data Transfer Architecture for Multiprocessor SoC with Massive Distributed Memory. Proc. Design Automation Conf., p.250-255. [doi:10.1145/996566.996636]

- Han, S.I., Chae, S.I., Jerraya, A.A., 2006a. Functional Modeling Techniques for Efficient SW Code Generation of Video Codec Applications. Proc. Conf. on Asia South Pacific Design Automation, p.935-940. [doi:10.1145/1118299.1118509]
- Han, S.I., Guerin, X., Chae, S.I., Jerraya, A.A., 2006b. Buffer Memory Optimization for Video Codec Application Modeled in Simulink. Proc. Design Automation Conf., p.689-694. [doi:10.1145/1146909.1147084]
- Huang, K., Han, S.I., Popovici, K., Brisolara, L., Guerin, X., Li, L., Yan, X.L., Chae, S.I., Carro, L., Jerraya, A.A., 2007. Simulink-based MPSoC Design Flow: Case Study of Motion-JPEG and H.264. Proc. Design Automation Conf., p.39-42. [doi:10.1145/1278480.1278491]
- Jerraya, A.A., Wolf, W., 2005. Hardware/Software interface co-design for embedded systems. *IEEE Computer*, 38(2):63-69.
- Jerraya, A.A., Tenhunen, H., Wolf, W., 2005. Guest editors' introduction: multiprocessor systems-on-chips. *Computer*, **38**(7):36-40. [doi:10.1109/MC.2005.231]
- Jerraya, A.A., Bouchhima, A., Petrot, F., 2006. Programming Models and HW-SW Interfaces Abstraction for Multi-Processor SoC. Proc. Design Automation Conf., p.280-285. [doi:10.1145/1146909.1146981]
- Kahn, G., MacQueen, D.B., 1977. Coroutines and Networks of Parallel Processes. Proc. Information Processing, Toronto, Canada, p.993-998.

- Kangas, T., Kukkala, P., Orsila, H., Salminen, E., Hannikainen, M., Hammalainen, T.D., Rihimaki, J., Kuusilinna, K., 2006. UML-based multiprocessor SoC design framework. ACM Trans. Embed. Comput. Syst., 5(2):281-320. [doi:10.1145/1151074.1151077]
- Keutzer, K., Newton, A.R., Rabaey, J.M., Sangiovanni-Vincentelli, A., 2000. System-level design: orthogonalization of concerns and platform-based design. *IEEE Trans. CAD Integr. Circuits Syst.*, 19(12):1523-1543. [doi:10.1109/43.898830]
- Ou, J., Prasanna, V.K., 2005. Design space exploration using arithmetic level hardware-software co-simulation for configurable multi-processor platforms. *ACM Trans. Embed. Comput. Syst.*, **2**(3):111-137. [doi:10.1145/1151 074.1151080]
- Pimentel, A.D., Hertzbetger, L.O., Lieverse, P., van der Wolf, P., Deprettere, E.E., 2001. Exploring embedded-systems architectures with Artemis. *IEEE Computer*, **34**(11):57-63. [doi:10.1109/2.963445]
- Reynari, L.M., Cucinotta, F., Serra, A., Lavagno, L., 2001. A Hardware/Software Co-design Flow and IP Library Based on Simulink<sup>TM</sup>. Proc. Design Automation Conf., p.593-598.
- Yan, X.L., Yu, L.L., Wang, J.B., 2004. A front-end automation tool supporting design, verification and reuse of SoC. *J. Zhejiang Univ. Sci.*, **5**(9):1102-1105. [doi:10.1631/jzus. 2004.1102]